Title :
Power Consumption Analysis of Flip-flop Based Interconnect Pipelining
Author :
Xu, Jingye ; Roy, Abinash ; Chowdhury, Masud H.
Author_Institution :
Dept. of Electr. & Comput. Eng., Illinois Univ., Chicago, IL
Abstract :
This paper presents an in-depth analysis of power consumption in flip-flop based wire pipelining. A comparison for the power consumed by the repeaters and the inserted flip-flops are given for different technology nodes, and it has been observed that the power consumed by the repeaters is much higher than the power consumed by the flip-flops. A relationship between the number of inserted flip-flops and repeater size with the power consumption is demonstrated in this paper. Here it has also been illustrated that there is a lower bound for the power consumed by a certain interconnect pipelining scheme, since number of flip-flops and repeater sizes can not lowered beyond certain limit due to the solidity requirement, which is determined by maximum allowable bit error rate.
Keywords :
flip-flops; integrated circuit interconnections; power consumption; repeaters; flip-flop based interconnect pipelining; maximum allowable bit error rate; power consumption analysis; repeaters; wire pipelining; Bit error rate; Clocks; Delay; Energy consumption; Flip-flops; Integrated circuit interconnections; Pipeline processing; Power system interconnection; Repeaters; Wire;
Conference_Titel :
Circuits and Systems, 2007. ISCAS 2007. IEEE International Symposium on
Conference_Location :
New Orleans, LA
Print_ISBN :
1-4244-0920-9
Electronic_ISBN :
1-4244-0921-7
DOI :
10.1109/ISCAS.2007.378650