Title :
Pipeline scheduling for array based reconfigurable architectures considering interconnect delays
Author :
Gao, Shanghua ; Seto, Kenshu ; Komatsu, Satoshi ; Fujita, Masahiro
Author_Institution :
Dept. of Electron. Eng., Tokyo Univ.
Abstract :
Pipelining is a powerful technique to achieve high performance design. Nowadays, in deep-submicron (DSM) process era, interconnect delay is becoming so dominant that it can no longer be neglected in high level synthesis. Considering interconnect delays in pipeline scheduling can be a promising technique to improve the design performance in the DSM era. However, until now there are few researches on this topic. In this paper, we present an interconnect aware pipeline scheduling algorithm for array based reconfigurable architectures. The proposed algorithm is able to perform scheduling, placement and routing simultaneously under the modulo scheduling constraints. Experimental results show that our algorithm can improve performance by 47.26% on average compared to those that use pipelining technique but do not consider interconnect delays
Keywords :
delays; high level synthesis; integrated circuit interconnections; logic design; pipeline processing; reconfigurable architectures; array based reconfigurable architectures; deep-submicron process era; high level synthesis; interconnect delays; pipeline scheduling; Computer architecture; Delay effects; Delay estimation; Design engineering; High level synthesis; Pipeline processing; Processor scheduling; Reconfigurable architectures; Routing; Scheduling algorithm;
Conference_Titel :
Field-Programmable Technology, 2005. Proceedings. 2005 IEEE International Conference on
Conference_Location :
Singapore
Print_ISBN :
0-7803-9407-0
DOI :
10.1109/FPT.2005.1568537