DocumentCode :
2906193
Title :
Secure partial reconfiguration of FPGAs
Author :
Zeineddini, Amir Sheikh ; Gaj, Kris
Author_Institution :
George Mason Univ., Fairfax, VA
fYear :
2005
fDate :
11-14 Dec. 2005
Firstpage :
155
Lastpage :
162
Abstract :
SRAM FPGAs are vulnerable to security breaches such as bitstream cloning, reverse-engineering, and tampering. Bitstream encryption and authentication are two most effective and practical solutions to improve the security of FPGAs. In this paper, we investigate a method to perform a secure dynamic partial reconfiguration of SRAM FPGAs using embedded processor cores. Two schemes based on hard-wired PowerPC processor core and the MicroBlaze soft processor core have been compared and contrasted in terms of speed and FPGA resource usage. A practical experiment, demonstrating feasibility, performance, and flexibility of both schemes has been conducted using Xilinx ML310 board with Xilinx Virtex-II Pro FPGA
Keywords :
SRAM chips; cryptography; embedded systems; field programmable gate arrays; logic design; microprocessor chips; reconfigurable architectures; MicroBlaze soft processor core; PowerPC processor core; SRAM FPGA; Xilinx ML310 board; Xilinx Virtex-II Pro FPGA; bitstream authentication; bitstream encryption; embedded processor cores; secure dynamic partial reconfiguration; security breaches; Authentication; Batteries; Cloning; Cryptography; Embedded system; Field programmable gate arrays; Hardware; Power system security; Protection; Random access memory;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field-Programmable Technology, 2005. Proceedings. 2005 IEEE International Conference on
Conference_Location :
Singapore
Print_ISBN :
0-7803-9407-0
Type :
conf
DOI :
10.1109/FPT.2005.1568540
Filename :
1568540
Link To Document :
بازگشت