DocumentCode :
2906206
Title :
Clock network analysis at the pre-layout stage for efficient clock tree synthesis [SOC design]
Author :
Jang, Myung-Soo ; Park, Joo-Hyun ; Yeon, Young-Nam ; Lee, Jin-Yong ; Choi, Kyu-Myung ; Kong, Jeong-Taek
Author_Institution :
Device Solution Network, Samsung Electron. Co. Ltd., South Korea
fYear :
2002
fDate :
25-28 Sept. 2002
Firstpage :
363
Lastpage :
367
Abstract :
In synchronous circuits, the design of clock distribution networks can affect system performance and reliability dramatically. The clock tree synthesis (CTS) requires a technique to distribute clock signals effectively in a system-on-a-chip (SOC) design. This paper presents the techniques to analyze the clock networks that include gated clocks and multiple clock roots, and provide the information required for the successful CTS. We also propose a novel method to increase the accuracy of delay and power estimation at the pre-layout stage. Consequently, the proposed techniques constitute a new CTS design flow that enables a designer to reduce the design cycle by fixing the critical problems before getting into the layout phase. In order to demonstrate the effectiveness of the proposed techniques, an experiment on a real ASIC design has been carried out.
Keywords :
circuit analysis computing; clocks; delay estimation; integrated circuit design; integrated circuit modelling; system-on-chip; timing; ASIC design; CTS design flow; SOC; clock distribution networks; clock network analysis; clock tree synthesis; delay estimation; design cycle; gated clocks; multiple clock roots; power estimation; pre-layout stage; synchronous circuits; system performance; system reliability; system-on-a-chip design; Application specific integrated circuits; Circuit synthesis; Clocks; Delay estimation; Information analysis; Network synthesis; Signal design; Signal synthesis; System performance; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC/SOC Conference, 2002. 15th Annual IEEE International
Print_ISBN :
0-7803-7494-0
Type :
conf
DOI :
10.1109/ASIC.2002.1158086
Filename :
1158086
Link To Document :
بازگشت