DocumentCode :
2906327
Title :
Synthesisable FFT cores
Author :
Ding, Tiong Jiu ; McCanny, John V. ; Hu, Yi
Author_Institution :
Queen´´s Univ., Belfast, UK
fYear :
1997
fDate :
3-5 Nov 1997
Firstpage :
351
Lastpage :
363
Abstract :
Methods are presented for developing synthesisable FFT cores. These are based on a modular approach in which parameterisable blocks are cascaded to implement the computations required across a range of typical FFT signal flow graphs. The underlying architectural approach combines the use of a digital serial data organisation with generic commutator blocks to produce systems that offer 100% processor utilisation with storage requirements less than previous designs. The approach has been used to create generators for the automated synthesis of FFT cores that are portable across a broad range of silicon technologies. Resulting chip designs are competitive with manual methods but with significant reductions in design times
Keywords :
digital signal processing chips; fast Fourier transforms; signal flow graphs; chip designs; digital serial data organisation; generic commutator blocks; modular approach; parameterisable blocks; signal flow graphs; silicon technologies; synthesisable FFT cores; Bismuth; Chip scale packaging; Circuits; Computer architecture; Flow graphs; Gold; Hardware; Registers; Signal synthesis; Silicon;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Processing Systems, 1997. SIPS 97 - Design and Implementation., 1997 IEEE Workshop on
Conference_Location :
Leicester
ISSN :
1520-6130
Print_ISBN :
0-7803-3806-5
Type :
conf
DOI :
10.1109/SIPS.1997.626266
Filename :
626266
Link To Document :
بازگشت