• DocumentCode
    2906404
  • Title

    On the Timing Uncertainty in Delay-Line-based Time Measurement Applications Targeting FPGAs

  • Author

    Amiri, Amir M. ; Khouas, Abdelhakim ; Boukadoum, Mounir

  • Author_Institution
    Dept. of Electr. Eng., Ecole Polytechnique de Montreal, Que.
  • fYear
    2007
  • fDate
    27-30 May 2007
  • Firstpage
    3772
  • Lastpage
    3775
  • Abstract
    This paper addresses important performance issues in delay-line-based timing applications targeting FPGA devices. The circuit under test is a TDC circuit implemented on a low-cost FPGA from XILINX. Various performance limitations such as uncertainty and non-uniformity in cell delays are described and corresponding optimization and improvement suggestions are made. Experimental results were obtained using ring oscillator-based test structures to inspect intra-die delay mismatches along the target FPGA´s surface.
  • Keywords
    convertors; field programmable gate arrays; logic testing; FPGA devices; XILINX; circuit under test; delay-line-based time measurement; intra-die delay mismatches; ring oscillator-based test structures; time to digital converter circuit; timing uncertainty; Application specific integrated circuits; Circuit testing; Clocks; Delay effects; Delay lines; Field programmable gate arrays; Logic devices; Propagation delay; Time measurement; Timing;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Circuits and Systems, 2007. ISCAS 2007. IEEE International Symposium on
  • Conference_Location
    New Orleans, LA
  • Print_ISBN
    1-4244-0920-9
  • Electronic_ISBN
    1-4244-0921-7
  • Type

    conf

  • DOI
    10.1109/ISCAS.2007.378782
  • Filename
    4253502