DocumentCode :
2906622
Title :
Fuse Area Reduction based on Quantitative Yield Analysis and Effective Chip Cost
Author :
Garg, Akhil ; Dubey, Prashant
Author_Institution :
STMicroelectronics India Pvt. Ltd., Greater Noida
fYear :
2006
fDate :
Oct. 2006
Firstpage :
166
Lastpage :
174
Abstract :
Embedded memory yield dominates manufacturing yield of the chip and yield enhancement techniques for embedded memories are important for entire SoC yield increases. Lasers fuses and anti fuses are two commonly used mechanisms for hard repair and they consume a lot of area. Analysis based upon yield prediction methods as well as silicon yield database shows that putting fuse to repair all the memories on the chip is not worth the expense, when only few fuse bits are needed. In this paper, the authors present the background for fuse reduction (cost analysis) and propose methodology to compress total number of fuses to repair the memories such that cost reduction through hard repair circuitry is maximized. The idea is to take into consideration factors like memory yield, fuse yield and repair logic yield, together with the number of memories on chip, to finally decide the fuse compression ratio
Keywords :
cost-benefit analysis; integrated circuit yield; integrated memory circuits; system-on-chip; SoC yield; anti fuses; cost analysis; cost reduction; effective chip cost; embedded memory yield; fuse area reduction; hard repair circuitry; lasers fuses; manufacturing yield; quantitative yield analysis; silicon yield database; yield enhancement; Circuits; Costs; Databases; Fuses; Logic; Manufacturing; Prediction methods; Redundancy; Silicon; Testing; Compression and Yield; Fuse; Memory; Repair;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Defect and Fault Tolerance in VLSI Systems, 2006. DFT '06. 21st IEEE International Symposium on
Conference_Location :
Arlington, VA
ISSN :
1550-5774
Print_ISBN :
0-7695-2706-X
Type :
conf
DOI :
10.1109/DFT.2006.32
Filename :
4030927
Link To Document :
بازگشت