DocumentCode :
2906774
Title :
A system-level design methodology for reconfigurable computing applications
Author :
El-Araby, Esam ; El-Ghazawi, Tarek ; Gaj, Kris
Author_Institution :
George Washington Univ., Washington, DC, USA
fYear :
2005
fDate :
11-14 Dec. 2005
Firstpage :
311
Lastpage :
312
Abstract :
Reconfigurable computers (RCs) can leverage the synergism between conventional processors and FPGAs by combining the flexibility of traditional microprocessors with the parallelism of hardware and reconfigurability of FPGAs. However, there exist multiple challenges that must be resolved to be able to develop efficient applications for reconfigurable computing systems. One of these challenges is the lack of formal modeling/design methodology. This work, addresses the need for a formal design methodology. In particular, a structured design life-cycle, which can be applied at the reconfigurable computing systems rather than at the chip-level as it has been traditionally the case, is conceptually proposed, formally modeled and experimentally verified.
Keywords :
field programmable gate arrays; logic design; reconfigurable architectures; FPGA; reconfigurable computers; reconfigurable computing applications; structured design life-cycle; system level design methodology; Application software; Computer applications; Computer architecture; Concurrent computing; Design methodology; Field programmable gate arrays; Parallel processing; Space exploration; System-level design; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field-Programmable Technology, 2005. Proceedings. 2005 IEEE International Conference on
Print_ISBN :
0-7803-9407-0
Type :
conf
DOI :
10.1109/FPT.2005.1568576
Filename :
1568576
Link To Document :
بازگشت