DocumentCode :
2906982
Title :
Soft Error Masking Circuit and Latch Using Schmitt Trigger Circuit
Author :
Sasaki, Yoichi ; Namba, Kazuteru ; Ito, Hideo
Author_Institution :
Graduate Sch. of Sci. & Technol., Chiba Univ.
fYear :
2006
fDate :
4-6 Oct. 2006
Firstpage :
327
Lastpage :
335
Abstract :
In recent high-density and low-power VLSIs, soft errors occurring on not only memory systems and the latches of logic circuits but also the combinational parts of logic circuits seriously affect the operation of systems. The conventional soft error tolerant methods for soft errors on the combinational parts do not provide enough high soft error tolerant capability with small performance penalty. This paper proposes a class of soft error masking circuits by using a Schmitt trigger circuit and pass transistors. The paper also presents construction of soft error masking latches (SEM-latches) capable of masking transient pulses occurring on combinational circuits. Moreover, experimental results show that the proposed method has higher soft error tolerant capability than the existing methods. For driving voltage VDD=3.3V, the proposed method is capable of masking transient pulses of magnitude 4.0V or less
Keywords :
VLSI; combinational circuits; fault tolerance; flip-flops; low-power electronics; transistor circuits; trigger circuits; 3.3 V; 4.0 V; Schmitt trigger circuit; VLSI; combinational circuits; logic circuits; memory systems; pass transistors; soft error masking latches; soft error tolerant methods; Combinational circuits; Delay; Error correction; Latches; Logic circuits; Low pass filters; Pulse circuits; Threshold voltage; Trigger circuits; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Defect and Fault Tolerance in VLSI Systems, 2006. DFT '06. 21st IEEE International Symposium on
Conference_Location :
Arlington, VA
ISSN :
1550-5774
Print_ISBN :
0-7695-2706-X
Type :
conf
DOI :
10.1109/DFT.2006.60
Filename :
4030944
Link To Document :
بازگشت