• DocumentCode
    2907019
  • Title

    SET Fault Tolerant Combinational Circuits Based on Majority Logic

  • Author

    Michels, A. ; Petroli, L. ; Lisboa, C.A.L. ; Kastensmidt, F. ; Carro, Luigi

  • Author_Institution
    Escola de Engenharia, UFRGS, Porto Alegre
  • fYear
    2006
  • fDate
    4-6 Oct. 2006
  • Firstpage
    345
  • Lastpage
    352
  • Abstract
    This work proposes the use of analog majority gates to implement combinational circuits that are intrinsically tolerant to transient faults. We propose a new type of voter circuit that uses some knowledge from the analog design arena, and show that these circuits can be used to implement fully fault tolerant modules, in a more efficient way than using triple modular redundancy (TMR). Second, based on already known techniques used to implement any combinational function with the use of majority gates, it is proven that a semi-analog voter can be used to implement fault tolerant majority gates that perform the same functions as the regular combinations of AND, OR and INVERTER gates. Finally, the implementation and test of an adder circuit, using both conventional TMR and the proposed solution, is described and analyzed, in order to confirm that the proposed solution is fault tolerant and also compares favorably to some classic designs that are not 100 percent fault tolerant
  • Keywords
    adders; combinational circuits; comparators (circuits); fault tolerance; logic design; logic gates; redundancy; single electron transistors; AND gates; INVERTER gates; OR gates; SET fault tolerant combinational circuits; adder circuit; analog design; analog majority gates; fault tolerant modules; semi-analog voter; transient faults; triple modular redundancy; voter circuit; Adders; Circuit faults; Circuit testing; Combinational circuits; Fault tolerance; Fault tolerant systems; Inverters; Pulse circuits; Redundancy; Space technology;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Defect and Fault Tolerance in VLSI Systems, 2006. DFT '06. 21st IEEE International Symposium on
  • Conference_Location
    Arlington, VA
  • ISSN
    1550-5774
  • Print_ISBN
    0-7695-2706-X
  • Type

    conf

  • DOI
    10.1109/DFT.2006.59
  • Filename
    4030946