DocumentCode :
2907961
Title :
An 80-Mb/s 0.18-μm CMOS analog min-sum iterative decoder for a (32,8,10) LDPC code
Author :
Hemati, Saied ; Banihashemi, Amir H. ; Plett, Calvin
Author_Institution :
Carleton Univ., Ottawa, Ont., Canada
fYear :
2005
fDate :
18-21 Sept. 2005
Firstpage :
243
Lastpage :
246
Abstract :
Analog current-mode circuits are presented for implementing min-sum (MS) iterative decoders, which are used for decoding low-density parity-check (LDPC) codes and turbo codes. While previously reported analog decoders rely on the exponential characteristics of bipolar or subthreshold MOS transistors, proposed circuits can also be used for designing strongly inverted CMOS analog decoders. A proof-of-concept 80-Mb/s CMOS MS decoder is designed and fabricated that consumes the least reported energy per bit and operates at least six times faster than previously reported CMOS analog decoders.
Keywords :
CMOS analogue integrated circuits; analogue processing circuits; current-mode circuits; high-speed integrated circuits; iterative decoding; parity check codes; turbo codes; 0.18 micron; 80 Mbit/s; CMOS analog min-sum iterative decoder; LDPC codes; analog current-mode circuits; bipolar transistors; low-density parity-check; subthreshold MOS transistors; turbo codes; BiCMOS integrated circuits; CMOS analog integrated circuits; CMOS technology; Current mode circuits; Equations; Iterative algorithms; Iterative decoding; MOSFETs; Parity check codes; Turbo codes;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Custom Integrated Circuits Conference, 2005. Proceedings of the IEEE 2005
Print_ISBN :
0-7803-9023-7
Type :
conf
DOI :
10.1109/CICC.2005.1568652
Filename :
1568652
Link To Document :
بازگشت