DocumentCode :
2908427
Title :
Scheme for detecting CMOS stuck-open faults using single test patterns
Author :
Cheema, Manjit S. ; Lala, P.K.
Author_Institution :
Dept. of Electr. Eng., NC A&T State Univ., Greensboro, NC, USA
fYear :
1991
fDate :
4-6 Nov 1991
Firstpage :
1251
Abstract :
A technique for detection of stuck-open faults in CMOS circuits is presented. This approach needs only a single test pattern for detecting such faults, and the circuit retains its combinational characteristic. The problem of test invalidation by circuit delays, timing skews, etc., has been eliminated. Only two transistors and an additional input are needed to make any gate fully testable for all single stuck-open faults. Hence the area overhead is not significant. With a slight modification and a slightly greater increase in overhead the technique can be extended to detection of s-closed faults as well
Keywords :
CMOS integrated circuits; fault location; integrated circuit testing; CMOS circuits; VLSI; area overhead; circuit delays; stuck closed faults; stuck open fault detection; test patterns; timing skews; CMOS logic circuits; CMOS technology; Circuit faults; Circuit testing; Delay; Electrical fault detection; Fault detection; Inverters; Logic testing; Semiconductor device modeling;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signals, Systems and Computers, 1991. 1991 Conference Record of the Twenty-Fifth Asilomar Conference on
Conference_Location :
Pacific Grove, CA
ISSN :
1058-6393
Print_ISBN :
0-8186-2470-1
Type :
conf
DOI :
10.1109/ACSSC.1991.186648
Filename :
186648
Link To Document :
بازگشت