DocumentCode :
2909124
Title :
Efficient compensation of delay variations in high-speed network-on-chip data links
Author :
Höppner, Sebastian ; Walter, Dennis ; Eisenreich, Holger ; Schüffny, René
Author_Institution :
Fac. of Electr. Eng. & Inf. Technol., Tech. Univ. Dresden, Dresden, Germany
fYear :
2010
fDate :
29-30 Sept. 2010
Firstpage :
55
Lastpage :
58
Abstract :
This paper analyzes high-speed source-synchronous network-on-chip data links in terms of yield loss due to delay variations. We show that statistical process variations can significantly reduce yield at high data rates and high bus widths. An on-chip delay calibration architecture for individual calibration of rise and fall delay times is proposed and analyzed on system level using Monte Carlo simulations. A sizing strategy for compensation delay elements is derived for yield maximization with low effort in terms of chip area and energy consumption.
Keywords :
Monte Carlo methods; network-on-chip; Monte Carlo simulations; bus widths; chip area; compensation delay elements; data rates; delay variations; energy consumption; fall delay times; high-speed source-synchronous network-on-chip data links; on-chip delay calibration architecture; rise time; sizing strategy; statistical process variations; system level; yield loss; yield maximization; Calibration; Clocks; Computer architecture; Delay; Synchronization; System-on-a-chip; delay calibration; network-on-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
System on Chip (SoC), 2010 International Symposium on
Conference_Location :
Tampere
Print_ISBN :
978-1-4244-8279-5
Type :
conf
DOI :
10.1109/ISSOC.2010.5625534
Filename :
5625534
Link To Document :
بازگشت