DocumentCode
2909166
Title
Skip-links: A dynamically reconfiguring topology for energy-efficient NoCs
Author
Jackson, Chris ; Hollis, Simon J.
Author_Institution
Dept. of Comput. Sci., Univ. of Bristol, Bristol, UK
fYear
2010
fDate
29-30 Sept. 2010
Firstpage
49
Lastpage
54
Abstract
We introduce the Skip-link architecture that dynamically reconfigures Network-on-Chip (NoC) topologies, in order to reduce the overall switching activity in many-core systems. The proposed architecture allows the creation of long-range Skip-links at runtime to reduce the logical distance between frequently communicating nodes. This offers a number of advantages over existing methods of creating optimised topologies already present in the literature such as the Reconfigurable NoC (ReNoC) architecture and static Long-Range Link (LRL) insertion. Our architecture monitors traffic behaviour and optimises the mesh topology without prior analysis of communications behaviour, and is thus applicable to all applications. Our technique does not utilise a master node, and each router acts independently. The architecture is thus scalable to future many-core networks. We evaluate the performance using a cycle-accurate simulation with synthetic traffic patterns and compare the results to a mesh architecture, demonstrating hop count and energy reductions of around 10%.
Keywords
network topology; network-on-chip; switching; ReNoC; dynamically reconfiguring topology; energy efficient NoC; frequently communicating node; logical distance; many core system; mesh topology; network-on-chip; overall switching; reconfigurable NoC; skip links; static long range link insertion; traffic behaviour; Computer architecture; Energy consumption; Network topology; Routing; Switches; Topology; Tornadoes;
fLanguage
English
Publisher
ieee
Conference_Titel
System on Chip (SoC), 2010 International Symposium on
Conference_Location
Tampere
Print_ISBN
978-1-4244-8279-5
Type
conf
DOI
10.1109/ISSOC.2010.5625537
Filename
5625537
Link To Document