• DocumentCode
    2910108
  • Title

    A Low-Power Adiabatic Multiplier Based on Modified Booth Algorithm

  • Author

    Hu, Jianping ; Wang, Ling ; Xu, Tiefeng

  • Author_Institution
    Ningbo Univ., Ningbo
  • fYear
    2007
  • fDate
    26-28 Sept. 2007
  • Firstpage
    489
  • Lastpage
    492
  • Abstract
    This paper presents an adiabatic array multiplier based on modified Booth algorithm. It is composed of Booth encoders, a multiplier array containing partial product generators and 1-bit (half and full) adders, and a final carry-look ahead adder. All circuits are realized with DTGAL (dual transmission gate adiabatic logic) circuits using 0.18 mum TSMC process. The energy loss of the proposed adiabatic Booth encoders, partial product generators and full adders is compared with its corresponding CMOS implementations. The simulation results show that the proposed adiabatic Booth encoder attains energy savings of 92.5% at 50 MHz and 78.3% at 300 MHz, compared with its CMOS counterpart. The adiabatic partial product generator and 1-bit full adder attain energy savings of 88.5% and 75.6% as compared to the conventional CMOS implementations at 200 MHz, respectively.
  • Keywords
    adders; logic circuits; low-power electronics; multiplying circuits; TSMC process; adiabatic Booth encoder; adiabatic array multiplier; dual transmission gate adiabatic logic circuits; frequency 300 MHz; frequency 50 MHz; full adders; low-power adiabatic multiplier; modified Booth algorithm; partial product generators; Adders; CMOS logic circuits; Capacitance; Circuit simulation; Energy loss; Logic circuits; Logic gates; MOSFETs; Signal processing algorithms; Threshold voltage;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Integrated Circuits, 2007. ISIC '07. International Symposium on
  • Conference_Location
    Singapore
  • Print_ISBN
    978-1-4244-0797-2
  • Electronic_ISBN
    978-1-4244-0797-2
  • Type

    conf

  • DOI
    10.1109/ISICIR.2007.4441905
  • Filename
    4441905