Title :
Cost-Efficient Partially-Parallel Irregular LDPC Decoder with Message Passing Schedule
Author :
LI, Xing ; Abe, Yuta ; Shimizu, Kazunori ; Qiu, Zhen ; Ikenaga, Takeshi ; Goto, Satoshi
Author_Institution :
Waseda Univ., Fukuoka
Abstract :
This paper proposes an improved message passing schedule for irregular LDPC decoder. Redundant memory accesses and column operations are removed by utilizing the characteristics of partial-parallel irregular LDPC decoding algorithm. As a result, the memory access frequency and hardware cost are efficiently reduced. According to the experimental results and comparison with existing work, proposed decoder provides a 30% hardware area reduction and a 36% power consumption saving with the same error correcting performance.
Keywords :
message passing; parity check codes; hardware area reduction; message passing schedule; partially-parallel irregular LDPC decoder; power consumption saving; redundant memory accesses; Decoding; Energy consumption; Error correction; Error correction codes; Frequency; Hardware; Message passing; Parallel processing; Parity check codes; Processor scheduling;
Conference_Titel :
Integrated Circuits, 2007. ISIC '07. International Symposium on
Conference_Location :
Singapore
Print_ISBN :
978-1-4244-0797-2
Electronic_ISBN :
978-1-4244-0797-2
DOI :
10.1109/ISICIR.2007.4441910