Title :
A Low Power DDFS Design with Error Compensation Using A Nonlinear Digital-to-Analog Converter
Author :
Huang, Jian-Ming ; Lee, Ching-Li ; Chen, Jian-Ting ; Wang, Chua-Chin
Author_Institution :
Nat. Sun Yat-Sen Univ., Kaohsiung
Abstract :
This paper presents the architecture as well as the circuit implementation of a direct digital frequency synthesizer (DDFS) with error compensation. The proposed DDFS based on the straight line approximation with a 10-bit amplitude resolution. The proposed technique replaces the conventional ROM-based phase-to-amplitude conversion circuitry and the linear digital-to-analog converter with a nonlinear digital-to-analog converter (DAC). Thus, the overall power dissipation as well as hardware complexity can be significantly reduced. For a single 3.3-V supply, the maximum power dissipation is 3.37 mW at the clock rate of 385 MHz. The spurious free dynamic range (SFDR) of the synthesized sinusoid is -62.42 dBc at a 3 MHz output.
Keywords :
digital-analogue conversion; direct digital synthesis; error compensation; low-power electronics; network synthesis; ROM-based phase-to-amplitude conversion circuitry; direct digital frequency synthesizer; error compensation; linear digital-to-analog converter; low power DDFS design; nonlinear digital-to-analog converter; spurious free dynamic range; Approximation methods; Circuits; Communication switching; Digital-analog conversion; Digital-to-frequency converters; Error compensation; Frequency synthesizers; Hardware; Power dissipation; Read only memory; DDFS; current mode; error compensation; line approximation; nonlinear DAC;
Conference_Titel :
Integrated Circuits, 2007. ISIC '07. International Symposium on
Conference_Location :
Singapore
Print_ISBN :
978-1-4244-0797-2
Electronic_ISBN :
978-1-4244-0797-2
DOI :
10.1109/ISICIR.2007.4441924