Title :
Parallel hardware algorithms with redundant number representations for multiple-valued arithmetic VLSI
Author :
Kawahito, S. ; Mitsui, Y. ; Ishida, M. ; Nakamura, T.
Author_Institution :
Dept. of Electr. & Electron. Eng., Toyohashi Univ. of Technol., Japan
Abstract :
High-speed arithmetic algorithms based on redundant number representations with the digit set {0,1,2} in radix 2 are presented. The algorithms are suitable for implementing high-speed compact arithmetic in VLSI with multivalued logic circuits. Addition and subtraction can be performed in a constant time independent of the operand length. Internal n-digit multiplication and division using the redundant number representations can be performed in a time proportional to log2 n and n, respectively. The circuits offer higher speed and greater compactness compared with the signed-digit arithmetic, since the basic addition cell has simpler scheme. The addition cell also has sufficient immunity to the supply voltage fluctuation and relatively low power dissipation
Keywords :
VLSI; digital arithmetic; many-valued logics; parallel algorithms; compactness; high-speed compact arithmetic; multiple-valued arithmetic VLSI; multivalued logic circuits; n-digit multiplication; parallel hardware algorithms; redundant number representations; signed-digit arithmetic; Adders; Arithmetic; Circuit noise; Current mode circuits; Hardware; Large scale integration; Logic circuits; Power dissipation; Very large scale integration; Voltage fluctuations;
Conference_Titel :
Multiple-Valued Logic, 1992. Proceedings., Twenty-Second International Symposium on
Conference_Location :
Sendai
Print_ISBN :
0-8186-2680-1
DOI :
10.1109/ISMVL.1992.186815