DocumentCode :
2913401
Title :
A novel FPGA Architecture with Built-in Error Correction
Author :
Anwar, Tanveer ; Lala, P.K. ; Parkerson, James P.
Author_Institution :
Arkansas Univ., Fayetteville
fYear :
2007
fDate :
1-3 May 2007
Firstpage :
1
Lastpage :
4
Abstract :
SRAM-based field programmable gate arrays (FPGAs) have gained a lot of popularity due to their on-line reconfigurable features. With such growing demand, manufacturers are constantly striving to build more densely packed FPGAs with higher logic capacity thus increasing the probability of errors. The proposed architecture is capable of correcting faults in the FPGA cells within the same clock cycle. This architecture consists of an array of identical FPGA cells each of which may be used for logic functionality, for interconnect, or for both, thus avoiding any intricate network of interconnects, switching boxes, or routers commonly found in commercially available FPGAs. An FPGA cell can have different modes of operation and, collectively a group of such cells can implement any logic function that is either registered or combinational. The built-in fault tolerance is capable of correcting, on average, one error per cell where the errors can result from either permanent faults (such as stuck-at faults) or transient faults (errors resulting from radiation or other transient effects). Thus, an on-line fault tolerant FPGA architecture has been proposed that is more suited for tolerating transient faults within every FPGA cell in the same clock cycle. This is unlike any of the currently available commercial FPGA devices.
Keywords :
SRAM chips; error correction; fault tolerance; field programmable gate arrays; FPGA architecture; SRAM-based field programmable gate arrays; built-in error correction; error probability; fault tolerance; online reconfigurable features; switching boxes; transient faults; Capacity planning; Clocks; Error correction; Fault tolerance; Field programmable gate arrays; Logic arrays; Logic functions; Manufacturing; Programmable logic arrays; Reconfigurable logic; Fault Tolerance; Online Fault Correction; Permanent Faults; SRAM-based Field Programmable Gate Array (FPGA); Transient Faults;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Instrumentation and Measurement Technology Conference Proceedings, 2007. IMTC 2007. IEEE
Conference_Location :
Warsaw
ISSN :
1091-5281
Print_ISBN :
1-4244-0588-2
Type :
conf
DOI :
10.1109/IMTC.2007.379193
Filename :
4258367
Link To Document :
بازگشت