Title :
A VLSI architecture for modified frequency sensitive self-organizing neural network for image data compression
Author :
Chiou, Lih-Yih ; Limqueco, Jimmy ; Bayoumi, M.A.
Author_Institution :
Center for Adv. Comput. Studies, Univ. of Southwestern Louisiana, Lafayette, LA, USA
Abstract :
We present an adaptive neural network processor for image compression based on a modified frequency-sensitive self-organization algorithm. In this algorithm updating the code vector has a complexity of O(1) and O(N) for best case and worst case situations respectively. Experiments have shown that the worst case situation occurs only at the initial stage of the learning process, and performance improves as the learning continues. The utilization of learning neurons is considerably increased compared to other algorithms. This algorithm not only achieves a near-optimal result, comparable with Linde-Buzo-Gray (LBG), but also retains simplicity for hardware implementation. A mixed-signal architecture is proposed for this algorithm. It consists of analog circuitry which is responsible for neural network computation and digital circuitry for frequency updating and loser selection
Keywords :
adaptive signal processing; VLSI architecture; adaptive neural network processor; analog circuitry; code vector updating; digital circuitry; frequency updating; image data compression; learning neurons; loser selection; mixed-signal architecture; modified frequency-sensitive self-organization algorithm; near-optimal algorithm; neural network computation; self-organizing neural network; Adaptive systems; Analog computers; Circuits; Computer architecture; Frequency; Hardware; Image coding; Neural networks; Neurons; Very large scale integration;
Conference_Titel :
VLSI Signal Processing, VII, 1994., [Workshop on]
Conference_Location :
La Jolla, CA
Print_ISBN :
0-7803-2123-5
DOI :
10.1109/VLSISP.1994.574766