DocumentCode :
2916539
Title :
Integration of high-K dielectrics into sub-65 nm CMOS technology: requirements and challenges
Author :
Misra, D. ; Choudhury, X. N A ; Garg, R. ; Srinivasan, P.
Author_Institution :
Dept. of Electr. Eng., New Jersey Inst. of Technol., Newark, NJ, USA
Volume :
D
fYear :
2004
fDate :
21-24 Nov. 2004
Firstpage :
320
Abstract :
To meet the International Technology Roadmap for Semiconductors (ITRS) forecast that device with gate length of sub-10 nm will be fabricated by 2016 advanced gate stacks with high-k dielectrics are of intensive research interests. Stringent power requirements in the chips also dictate replacement of silicon dioxide as it has already reached the direct tunneling regime. Currently, many different high-k materials have been explored to replace the silicon dioxide as gate dielectrics. In this paper some of the on-going research work on charge trapping will be reviewed. The reliability requirements and challenges of some short-listed high-k dielectrics such as HfO2 and HfSiO2 will be focused.
Keywords :
CMOS integrated circuits; dielectric devices; hafnium compounds; semiconductor device reliability; tunnelling; CMOS; HfSiO2; International Technology Roadmap for Semiconductors; complementary metal-oxide-semiconductor; gate dielectrics; high-K dielectrics; reliability; tunneling; CMOS technology; Dielectric materials; Dielectric substrates; Hafnium oxide; High K dielectric materials; High-K gate dielectrics; MOSFETs; Production; Silicon compounds; Tunneling;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
TENCON 2004. 2004 IEEE Region 10 Conference
Print_ISBN :
0-7803-8560-8
Type :
conf
DOI :
10.1109/TENCON.2004.1414934
Filename :
1414934
Link To Document :
بازگشت