DocumentCode :
2916963
Title :
The 1:9 phased demultiplexer circuit
Author :
Poriazis, Serafim
Volume :
D
fYear :
2004
fDate :
21-24 Nov. 2004
Firstpage :
407
Abstract :
The behavior of the 1:9 phased demultiplexer (PDMUX9) circuit is analyzed. The circuit demultiplexes the input clock signal into nine phased output signals by streaming sets of eighteen clock phases. A phase difference equal to the half period of the clock is maintained between consecutive output transitions. The VHDL description of the PDMUX9 cell is given and the simulation and synthesis results are generated. A 2-level tree-like structure is built by applying the phased outputs of the PDMUX9 cell into the corresponding clock inputs of nine cell replicas that extend the circuit behavior. The EXOR9 gate is attached to the PDMUX9 cell output ports and is aggregating all the phases that the phased clock signals are carrying while preserving their phase associations.
Keywords :
clocks; demultiplexing equipment; hardware description languages; logic gates; 1:9 phased demultiplexer circuit; 2-level tree-like structure; EXOR9 gate; PDMUX9; PDMUX9 cell output port; VHDL description; input clock signal; phase association; phased clock signal; phased output signal; streaming set; Circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
TENCON 2004. 2004 IEEE Region 10 Conference
Print_ISBN :
0-7803-8560-8
Type :
conf
DOI :
10.1109/TENCON.2004.1414956
Filename :
1414956
Link To Document :
بازگشت