DocumentCode :
2917558
Title :
Methodology of virtual testing of trimmable analog circuits
Author :
Sobe, Udo ; Böhme, Enno ; Rooch, Karl-Heinze
Author_Institution :
ZMD AG, Dresden, Germany
fYear :
2010
fDate :
7-9 June 2010
Firstpage :
1
Lastpage :
6
Abstract :
This paper presents a design for test (DFT) methodology focused on high precision analog circuits using trimming methodology. A simulation technique called trimming analysis was derived from the production test process and is used for simulation-based verification of the circuit performances including trimming network and trimming algorithm. The virtual trimming by joint simulation of the test procedure and circuit allows to improve all parts and to maximize yield. The application of the analysis is shown for two different examples.
Keywords :
analogue circuits; circuit testing; design for testability; design for test methodology; simulation-based verification; trimmable analog circuits; trimming algorithm; trimming network; virtual testing; Algorithm design and analysis; Analog circuits; Analytical models; Circuit simulation; Circuit synthesis; Circuit testing; Design for testability; Manufacturing processes; Performance evaluation; Production; Precision Analog Circuits; Reference Blocks; Trimming Analysis; Verification; Virtual Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Mixed-Signals, Sensors and Systems Test Workshop (IMS3TW), 2010 IEEE 16th International
Conference_Location :
La Grande Motte
Print_ISBN :
978-1-4244-7792-0
Electronic_ISBN :
978-1-4244-7791-3
Type :
conf
DOI :
10.1109/IMS3TW.2010.5503010
Filename :
5503010
Link To Document :
بازگشت