DocumentCode :
2917589
Title :
Low complexity synchronizer architecture based on common autocorrelator for Digital Video Broadcasting system
Author :
Park, Jang Woong ; Myung Hoon Sumwoo ; Kim, Pan Soo ; Chang, Da-Ig
Author_Institution :
Sch. of Electr. & Comput. Eng., Ajou Univ., Suwon, South Korea
fYear :
2009
fDate :
5-7 July 2009
Firstpage :
1
Lastpage :
4
Abstract :
This paper presents an efficient synchronizer architecture using a common autocorrelator for digital video broadcasting via satellite, second generation (DVB-S2). To achieve the required performance under the worst channel condition and to implement the efficient H/W resource utilization of functional synchronization blocks, we propose a new efficient common autocorrelator structure. The proposed architecture can decrease about 92% of multipliers and 81% of adders compared with the direct implementation. Moreover, the proposed architecture has been thoroughly verified in Xilinxtrade Virtex IV and R&Strade SFU (Signaling and Formatting Unit) broadcast test equipment.
Keywords :
digital video broadcasting; satellite communication; H-W resource utilization; Signaling and Formatting Unit broadcast test equipment; Virtex IV; Xilinx; common autocorrelator; digital video broadcasting via satellite second generation; functional synchronization blocks; low complexity synchronizer architecture; Autocorrelation; Digital signal processing; Digital video broadcasting; DVB-S2; SNR; common autocorrelator; estimation; frame synchronizer; frequency synchronizer;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Digital Signal Processing, 2009 16th International Conference on
Conference_Location :
Santorini-Hellas
Print_ISBN :
978-1-4244-3297-4
Electronic_ISBN :
978-1-4244-3298-1
Type :
conf
DOI :
10.1109/ICDSP.2009.5201133
Filename :
5201133
Link To Document :
بازگشت