DocumentCode
2919554
Title
Design of self reconfigurable task scheduler to implement multi-rate MB-OFDM UWB wireless system
Author
Vennila, C. ; Krishnan, Anand ; Raj, Arpit ; Reddy, G. Mithun ; Santosh, T.P. ; Vijay Kumar, K. ; Lakshminarayanan, G.
fYear
2010
fDate
11-14 April 2010
Firstpage
37
Lastpage
42
Abstract
In this paper, a novel self reconfigurable task scheduler is proposed to accomplish the reconfiguration without a processor. To overcome the latencies introduced by the processor based solutions, this paper proposes a HDL based self reconfigurable task scheduler to command directly Internal Configuration Access Port (ICAP) interface on a Virtex II Pro. Xilinx Block RAM feature is used to store the partial bit streams, to speed up the reconfiguration rate. The scheduler has to take into account the reconfiguration overhead of each task, the area constraint of the target FPGA, and the precedence between the tasks. To minimize loading latency and to schedule the loading of a set of configurations the scheduler inherently makes use of prefetch technique. The design proposed in this paper uses a direct memory interface and a key feature of the scheduling technique developed in this paper is the removal of the need to separately incorporate a prefetch policy. In order to prove the efficacy of this approach, Multi Band Orthogonal Frequency Division Multiplexing Ultra Wideband (MB-OFDM UWB) Transmitter is reconfigured for different data rates.
Keywords
Delay; Dynamic scheduling; Field programmable gate arrays; Hardware; Logic testing; Prefetching; Process control; Processor scheduling; Reconfigurable logic; Runtime; Block Ram; ICAP; Partial Reconfiguration; Task Scheduling; UWB;
fLanguage
English
Publisher
ieee
Conference_Titel
Electronic Devices, Systems and Applications (ICEDSA), 2010 Intl Conf on
Conference_Location
Kuala Lumpur, Malaysia
Print_ISBN
978-1-4244-6629-0
Type
conf
DOI
10.1109/ICEDSA.2010.5503107
Filename
5503107
Link To Document