DocumentCode :
2921129
Title :
Comparison of resistor matching performance of polysilicon films in a CMOS process
Author :
Dwyer, T. G O ; Kennedy, M.P.
Author_Institution :
Analog Devices Inc., Wilmington, MA, USA
fYear :
2009
fDate :
12-17 July 2009
Firstpage :
80
Lastpage :
83
Abstract :
Matched pairs or arrays of resistive elements are an important aspect of many analog and mixed signal semiconductor circuit designs. Such structures are often implemented using the polysilicon layers in a typical CMOS process. In many processes, there are two or more such layers at the disposal of the designer. These typically have differing resistivity characteristics and matching performance. This paper examines the resistance matching characteristics of the polysilicon layers on a commercial CMOS process. The study encompasses both wafer-to-wafer and die-to-die variations, and presents models to describe the behavior. Using these models, conclusions are drawn regarding the appropriate layer to use to minimize the silicon area for target values of resistance and matching.
Keywords :
CMOS integrated circuits; elemental semiconductors; mixed analogue-digital integrated circuits; semiconductor thin films; silicon; thin film resistors; CMOS process; analog semiconductor circuit designs; die-to-die variations; mixed signal semiconductor circuit designs; polysilicon films; resistor matching; wafer-to-wafer variations; CMOS process; Circuit synthesis; Conductivity; Degradation; Fabrication; Geometry; Integrated circuit interconnections; Resistors; Semiconductor device modeling; Solid modeling;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Research in Microelectronics and Electronics, 2009. PRIME 2009. Ph.D.
Conference_Location :
Cork
Print_ISBN :
978-1-4244-3733-7
Electronic_ISBN :
978-1-4244-3734-4
Type :
conf
DOI :
10.1109/RME.2009.5201322
Filename :
5201322
Link To Document :
بازگشت