DocumentCode :
2921323
Title :
Fast binary/decimal adder/subtractor with a novel correction-free BCD addition
Author :
Al-Khaleel, Osama ; Al-Khaleel, Mohammad ; Al-Qudah, Zakaria ; Papachristou, Christos A. ; Mhaidat, Khaldoon ; Wolff, Francis G.
Author_Institution :
Jordan Univ. of Sci. & Technol., Irbid, Jordan
fYear :
2011
fDate :
11-14 Dec. 2011
Firstpage :
455
Lastpage :
459
Abstract :
This paper proposes a novel architecture for high speed combined binary/decimal addition/subtraction. We start by designing a correction-free Binary Coded Decimal (BCD) digit adder which exhibits high performance. We then use the proposed BCD digit adder to create a fast multi-digit BCD adder. The resulting multi-digit BCD adder is then used to build a combined binary/decimal addition/subtraction unit. The proposed combined binary/decimal addition/subtraction unit has been functionally verified and then implemented on Xilinx FPGA using Xilinx CAD tools. Implementation results show that our design outperforms the existing designs in terms of speed and most of the existing designs in terms of area.
Keywords :
adders; binary codes; field programmable gate arrays; network synthesis; Xilinx CAD tool; Xilinx FPGA implementation; correction-free BCD addition digit adder; correction-free binary coded decimal addition digit adder; fast binary-decimal adder-subtractor unit; multidigit BCD adder; Adders; Computer architecture; Equations; Field programmable gate arrays; Hardware; Mathematical model; Patents;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics, Circuits and Systems (ICECS), 2011 18th IEEE International Conference on
Conference_Location :
Beirut
Print_ISBN :
978-1-4577-1845-8
Electronic_ISBN :
978-1-4577-1844-1
Type :
conf
DOI :
10.1109/ICECS.2011.6122311
Filename :
6122311
Link To Document :
بازگشت