Title :
Investigation of GIDL current Injection Disturb Mechanism in two-transistor-eNVM memory devices
Author :
Kim, S.R. ; Han, K.J. ; Lee, Junmin ; Zhou, Tony ; Lee, K.S. ; Liu, Patty ; Lee, P.Y. ; Tseng, Huan-Chung ; Cronquist, Brian
Author_Institution :
Actel Corp., Mountain View, CA
Abstract :
A programming disturb mechanism in the uniform channel program and erase (UCPE) eFlash 2TC (two transistor cell) is investigated. High GIDL current from the SG (selected gate) on the selected row and unselected columns introduce additional gate disturbs in a high density eFlash product. It is observed that the 1TC eFlash without an SG configuration did not show the same mechanism. When the SG bias is optimized, the yield was maximized. The higher SG bias can result in an SG turn-on driven gate disturb and the lower SG bias can result in a GIDL driven disturb. The flash p-well bias was also optimized not only for program Vt window but GIDL current because of excessive substrate injection with a high junction field. These leaky bits can impact the overall yield. Optimizing the S/D junction profiles with Vt adjustment successfully suppressed the hot carrier injection induced disturb.
Keywords :
field programmable gate arrays; flash memories; FPGA; GIDL current Injection disturb mechanism; S-D junction profiles; eFlash 2TC; flash based field programmable gate array; flash memory; flash p-well bias; gate induced drain leakage; program Vt window; selected gate; two transistor cell; two-transistor-eNVM memory devices; uniform channel program and erase; Field programmable gate arrays; Flash memory; Hot carriers; Performance analysis; Probability distribution; Process design; Testing; Transistors; Tunneling; Voltage;
Conference_Titel :
Integrated Reliability Workshop Final Report, 2008. IRW 2008. IEEE International
Conference_Location :
S. Lake Tahoe, CA
Print_ISBN :
978-1-4244-2194-7
Electronic_ISBN :
1930-8841
DOI :
10.1109/IRWS.2008.4796082