DocumentCode :
2924555
Title :
A multiple supply voltage based power reduction method in 3-D ICs considering process variations and thermal effects
Author :
Yu, Shih-An ; Huang, Pei-Yu ; Lee, Yu-Min
Author_Institution :
Dept. of Commun. Eng., Nat. Chiao Tung Univ., Hsinchu
fYear :
2009
fDate :
19-22 Jan. 2009
Firstpage :
55
Lastpage :
60
Abstract :
In this paper, a grid-based multiple supply voltage (MSV) assignment method is presented to statistically minimize the total power consumption of 3-D IC. This method consists of a statistical electro-thermal simulator to get the mean and variance of on-chip, a thermal-aware statistical static timing analysis (SSTA) to take into account the thermal effect on circuit timing, the statistical power delay sensitivity-slack product to be the optimization criterion, and an incremental update of statistical timing to save the runtime. The experimental results demonstrate the effectiveness of the developed methodology and indicate that the consideration of the thermal effect in the circuit simulation is imperative.
Keywords :
integrated circuit modelling; low-power electronics; 3D IC; multiple supply voltage; power reduction method; process variations; statistical electrothermal simulator; statistical static timing analysis; thermal aware; thermal effects; Analysis of variance; Analytical models; Circuit simulation; Delay effects; Energy consumption; Optimization methods; Power supplies; Three-dimensional integrated circuits; Timing; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2009. ASP-DAC 2009. Asia and South Pacific
Conference_Location :
Yokohama
Print_ISBN :
978-1-4244-2748-2
Electronic_ISBN :
978-1-4244-2749-9
Type :
conf
DOI :
10.1109/ASPDAC.2009.4796441
Filename :
4796441
Link To Document :
بازگشت