Title :
Low energy level converter design for sub-Vth logics
Author :
Shao, Hui ; Tsui, Chi-ying
Author_Institution :
Dept. of Electron. & Comput. Eng., Hong Kong Univ. of Sci. & Technol., Hong Kong
Abstract :
A low energy consumption level converter (LC) is presented for logic voltage conversion from sub-Vth voltage to nominal high voltage. By employing the multi-stage architecture and implementing a unique circuit inside each stage, the proposed LC can reduce its energy consumption by almost 3 orders and at the same time ensure the robustness of its function. The LC was fabricated and measured to verify its operation and the performance improvement.
Keywords :
digital circuits; energy consumption; logic design; energy consumption; logic voltage conversion; low energy level converter design; Computer architecture; Design engineering; Energy consumption; Energy states; Feedback circuits; Logic design; Logic gates; MOS devices; Power engineering and energy; Voltage;
Conference_Titel :
Design Automation Conference, 2009. ASP-DAC 2009. Asia and South Pacific
Conference_Location :
Yokohama
Print_ISBN :
978-1-4244-2748-2
Electronic_ISBN :
978-1-4244-2749-9
DOI :
10.1109/ASPDAC.2009.4796455