DocumentCode :
2925048
Title :
An efficient stream memory architecture for heterogeneous multicore processor
Author :
Deng, RangYu ; Xu, Weixia ; Dou, Qiang ; Zhou, Hongwei ; Dai, Zefu ; Chen, HaiYan
Author_Institution :
Sch. of Comput. Sci., Nat. Univ. of Defense Technol., Changsha, China
fYear :
2009
fDate :
5-8 July 2009
Firstpage :
287
Lastpage :
290
Abstract :
It is challenging to design a high performance memory sub-system for heterogeneous multicore processor FT64-3, which features 18 on chip 64-bit float function units. In this paper, we propose a parallel stream memory architecture that can greatly leverage the design idea of exploiting memory level parallelism for higher memory throughput., Experimental results and analysis for kernel algorithms are presented in the paper to show the efficiency and rationale of our design. By employing our parallel stream memory architecture, the performance of FT64-3 with a is 2-3 orders better than FT64-2 when running at the same clock frequency of 500 MHz, and is comparable to Itanium2 running at 1.6 GHz but with less hardware cost.
Keywords :
memory architecture; microprocessor chips; parallel architectures; FT64-3; Itanium2; heterogeneous multicore processor; high performance memory subsystem; memory level parallelism; parallel stream memory architecture; Algorithm design and analysis; Communication system control; Computer architecture; Delay; Memory architecture; Multicore processing; Parallel processing; Processor scheduling; Registers; Streaming media; Heterogeneous processor; MLP; Multicore; memory address schedule; prefetch cache; stream processor;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computers and Communications, 2009. ISCC 2009. IEEE Symposium on
Conference_Location :
Sousse
ISSN :
1530-1346
Print_ISBN :
978-1-4244-4672-8
Electronic_ISBN :
1530-1346
Type :
conf
DOI :
10.1109/ISCC.2009.5202247
Filename :
5202247
Link To Document :
بازگشت