Title :
Timing driven power gating in high-level synthesis
Author :
Huang, Shih-Hsu ; Cheng, Chun-Hua
Author_Institution :
Dept. of Electron. Eng., Chung Yuan Christian Univ., Chungli
Abstract :
The power gating technique is useful in reducing standby leakage current, but it increases the gate delay. For a functional unit, its maximum allowable delay (for a target clock period) limits the smallest standby leakage current its power gating can achieve. In this paper, we point out: in the high-level synthesis of a non-zero clock skew circuit, the resource binding (including functional units and registers) has a large impact on the maximum allowable delays of functional units; as a result, different resource binding solutions have different standby leakage currents. Based on that observation, we present the first work to draw up the timing driven power gating in high-level synthesis. Given a target clock period and design constraints, our goal is to derive the minimum-standby-leakage-current resource binding solution. Benchmark data show: compared with the existing design flow, our approach can greatly reduce the standby leakage current without any overhead.
Keywords :
circuit optimisation; clocks; delays; leakage currents; timing; functional units; gate delay; high-level synthesis; leakage current; nonzero clock skew circuit; resource binding; timing driven power gating; Circuits; Clocks; Delay; Energy consumption; High level synthesis; Leakage current; Power engineering and energy; Registers; Timing; Voltage;
Conference_Titel :
Design Automation Conference, 2009. ASP-DAC 2009. Asia and South Pacific
Conference_Location :
Yokohama
Print_ISBN :
978-1-4244-2748-2
Electronic_ISBN :
978-1-4244-2749-9
DOI :
10.1109/ASPDAC.2009.4796476