DocumentCode :
2925209
Title :
An investigation of signed bit adder with VHDL
Author :
Suhaili, S. ; Isa, M. ; Mat, D. A.A. ; Ngu, Sze Song ; Kho, L.C. ; Joseph, Alvin
Author_Institution :
Faculty of Engineering, Universiti Malaysia Sarawak (UNIMAS), 94300 Samarahan, Malaysia
Volume :
4
fYear :
2008
fDate :
26-28 Aug. 2008
Firstpage :
1
Lastpage :
6
Abstract :
Adder is one of the fundamental components of any digital systems. All of the adder-subtractor and multiplier are constructed with adders. The function of adder is to perform addition process and it is very important especially in digital computer system where the speed of adder will influence the performance of the system itself. Concerning of this matter, this project carried out some simulation to investigate the desired adder. Due to the rapidly growing technology, not only high speed but the usage of hardware needs to be taken into consideration. In this paper, an investigation of Carry Look-ahead Adder (CLA), Ripple Carry Adder (RCA), Carry Select Adder (CSA), and a new scheme adder called Hybird Adder with VHDL will determine the performance of Signed bit adder.
Keywords :
Adders; Computational modeling; Design methodology; Digital arithmetic; Digital circuits; Digital systems; Hardware; Instruction sets; Logic design; Logic gates;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Information Technology, 2008. ITSim 2008. International Symposium on
Conference_Location :
Kuala Lumpur, Malaysia
Print_ISBN :
978-1-4244-2327-9
Electronic_ISBN :
978-1-4244-2328-6
Type :
conf
DOI :
10.1109/ITSIM.2008.4631928
Filename :
4631928
Link To Document :
بازگشت