DocumentCode :
2925717
Title :
Analog placement with common centroid and 1-D symmetry constraints
Author :
Xiao, Linfu ; Young, Evangeline F Y
Author_Institution :
Dept. of CSE, Chinese Univ. of Hong Kong, Hong Kong
fYear :
2009
fDate :
19-22 Jan. 2009
Firstpage :
353
Lastpage :
360
Abstract :
In this paper, we will present a placement method for analog circuits. We consider both common centroid and 1D symmetry constraints, which are the two most common types of placement requirements in analog designs. The approach is based on a symmetric feasible condition on the sequence pair representation that can cover completely the set of all placements satisfying the common centroid and 1D symmetry constraints. This condition is essential for a good searching process to solve the problem effectively. symmetric placement is an important step to achieve matchings of other electrical properties like delay and temperature variation. We have compared our results with those presented in the most updated previous works. Significant improvements can be obtained by our approach in both common centroid and 1D symmetry placements, and we are the first who can handle both constraints simultaneously.
Keywords :
analogue integrated circuits; integrated circuit design; sequences; 1D symmetry constraints; analog circuit placement; common centroid; sequence pair representation; symmetric placement; Analog circuits; Chip scale packaging; Delay; Design automation; Design methodology; Digital circuits; Linear programming; Routing; Temperature sensors; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2009. ASP-DAC 2009. Asia and South Pacific
Conference_Location :
Yokohama
Print_ISBN :
978-1-4244-2748-2
Electronic_ISBN :
978-1-4244-2749-9
Type :
conf
DOI :
10.1109/ASPDAC.2009.4796506
Filename :
4796506
Link To Document :
بازگشت