DocumentCode :
2925842
Title :
Delay modelling of on-chip RC global VLSI interconnect for step input
Author :
Maheshwari, V. ; Bhadauna, R.S. ; Jha, Sumit Kumar ; Kar, Rajib ; Mandai, D. ; Bhattacharjee, A.K.
Author_Institution :
Deptt of ECE, Apeejay Stya Univ., Gurgaon, India
fYear :
2012
fDate :
Oct. 30 2012-Nov. 2 2012
Firstpage :
458
Lastpage :
463
Abstract :
This paper presents an accurate and efficient model to compute the delay metric of on chip high speed VLSI interconnects. The proposed delay metric assumption is based on RC interconnect model. Interconnect has become a dominant factor in deep sub micrometer (DSM) integrated circuit (IC) technology. The Elmore delay has been the metric of choice for the performance driven design applications. But the accuracy of the Elmore delay is insufficient. For optimization like physical synthesis and static timing analysis, efficient interconnect delay computation is critical. In this paper, a delay metric using RC-int and RC-out has been formulated which computes the delay at any arbitrary point on the waveform and at any point along the interconnect line. The proposed model is based on the first three moments of the impulse response. Two pole RC model is developed based on the first, second and third moments´ effect onto the delay calculation for interconnect lines. This two pole approach permits the pre-characterization of the interconnect delay. The empirical D3M metric is shown to be a special case. The proposed metric also provides an expression for impulse response. The SPICE simulation results justify the accuracy and efficacy of the proposed model.
Keywords :
VLSI; integrated circuit interconnections; integrated circuit modelling; DSM integrated circuit; Elmore delay; RC-int; RC-out; SPICE simulation; deep submicrometer IC technology; delay metric; delay modelling; empirical D3M metric; high speed VLSI interconnect; impulse response; interconnect delay; on-chip RC global VLSI interconnect; physical synthesis; static timing analysis; two pole RC model; Communications technology; Decision support systems; Delay Modelling; On-Chip Interconnect; RC Line; Step Input; VLSI;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Information and Communication Technologies (WICT), 2012 World Congress on
Conference_Location :
Trivandrum
Print_ISBN :
978-1-4673-4806-5
Type :
conf
DOI :
10.1109/WICT.2012.6409121
Filename :
6409121
Link To Document :
بازگشت