DocumentCode :
2926904
Title :
A novel Toffoli network synthesis algorithm for reversible logic
Author :
Zheng, Yexin ; Huang, Chao
Author_Institution :
Bradley Dept. of Electr. & Comput. Eng., Virginia Tech, Blacksburg, VA
fYear :
2009
fDate :
19-22 Jan. 2009
Firstpage :
739
Lastpage :
744
Abstract :
Reversible logic studies have promising potential on energy lossless circuit design, quantum computation, nanotechnology, etc. Reversible logic features a one-to-one input output correspondence which makes the logic synthesis for reversible functions differs greatly from traditional Boolean functions. Exact synthesis methods can provide optimal solutions in terms of the total number of reversible gates in the synthesis results. Unfortunately, they may suffer from long computation time, due to the fact that the search space is likely to grow exponentially as the circuit size increases. Therefore, in this paper, we propose an efficient synthesis heuristic which provides high quality synthesis results of Toffoli network in more reasonable computation time. We use a weighted, directed graph for reversible function representation and complexity measurement. The proposed algorithm maximally decreases function complexity during synthesis steps. It has the ability to climb out of local minimums and guarantees algorithm convergence. The experimental results show that our algorithm can achieve optimal or very close to optimal solutions with computation time several orders of magnitude less than the exact methods. Compared with other heuristics, our method demonstrates superior performance in terms of reversible gate count as well as computation time.
Keywords :
directed graphs; logic design; logic gates; network synthesis; Toffoli network synthesis algorithm; logic synthesis; reversible gates; reversible logic; weighted directed graph; Boolean functions; Chaos; Circuit synthesis; Computer networks; Logic circuits; Logic design; Nanotechnology; Network synthesis; Potential energy; Quantum computing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2009. ASP-DAC 2009. Asia and South Pacific
Conference_Location :
Yokohama
Print_ISBN :
978-1-4244-2748-2
Electronic_ISBN :
978-1-4244-2749-9
Type :
conf
DOI :
10.1109/ASPDAC.2009.4796568
Filename :
4796568
Link To Document :
بازگشت