Title :
A new strategy for test pattern generation in sequential circuits
Author :
Cheon, Beom Ik ; Anheier, Walter ; Laur, Rainer
Author_Institution :
Dept. of Electr. Eng., Bremen Univ., Germany
fDate :
30 May-2 Jun 1994
Abstract :
This paper presents a new strategy for automatic test pattern generation for synchronous sequential circuits. It is known that it is difficult and time-consuming to detect stuck-at faults in sequential circuits. A sequence of test patterns is often required to detect a target fault in sequential circuits using conventional sequential test pattern generators. In order to reduce CPU time and the number of test patterns and to improve fault coverage, we propose a new strategy for sequential test pattern generation using the clock isolation, which can enhance the performance of the conventional test pattern generator. Furthermore the test pattern can be generated efficiently using a new testability measure, a sixteen-valued logic, complete multiple-path sensitisation and a modified algorithm of conventional sequential test pattern generation
Keywords :
automatic testing; clocks; fault diagnosis; integrated circuit testing; logic testing; multivalued logic circuits; sequential circuits; automatic test pattern generation; clock isolation; fault coverage; multiple-path sensitisation; sixteen-valued logic; stuck-at faults; synchronous sequential circuits; test pattern generator; test patterns; testability measure; Automatic test pattern generation; Central Processing Unit; Circuit faults; Circuit testing; Electrical fault detection; Fault detection; Logic testing; Sequential analysis; Sequential circuits; Test pattern generators;
Conference_Titel :
Circuits and Systems, 1994. ISCAS '94., 1994 IEEE International Symposium on
Conference_Location :
London
Print_ISBN :
0-7803-1915-X
DOI :
10.1109/ISCAS.1994.408759