DocumentCode
2928472
Title
Impact of SOI, Si1-x Gex OI and GeOI substrates on CMOS compatible Tunnel FET performance
Author
Mayer, F. ; Le Royer, Cyrille ; Damlencourt, J.F. ; Romanjek, K. ; Andrieu, F. ; Tabone, C. ; Previtali, B. ; Deleonibus, S.
Author_Institution
CEA-LETI, Minatec, Grenoble
fYear
2008
fDate
15-17 Dec. 2008
Firstpage
1
Lastpage
5
Abstract
We report for the first time experimental investigations on SOI, Si1-xGexOI & GeOI Tunnel FET (TFET). These devices were fabricated using a Fully Depleted SOI CMOS process flow with high k-metal gate stack, enabling 2 decades lower IOFF (~30fA/mum) compared to co-processed CMOS. We successfully solve the TFET bipolar parasitic conduction by a novel TFET architecture, the Drift Tunnel FET (DTFET), with improved OFF state control. Concerning the ON current issue, we improve the SOI p (resp. n) TFET ION by a factor 55 (resp. 8) by source-drain profiles optimization (via spacers & extensions). Moreover, we demonstrate for the first time functional TFET & CMOS devices on Si1-xGexOI (x=15-30-100%) co-integrated with the same SOI process flow, enabling TFET ION continuous improvement with Ge content increase: ION x2700 for GeOI (compared to SOI).
Keywords
CMOS integrated circuits; field effect transistors; germanium compounds; silicon compounds; silicon-on-insulator; tunnel transistors; CMOS compatible tunnel FET; GeOI substrates; SiGeOI; bipolar parasitic conduction; fully depleted SOI CMOS process; CMOS process; FETs; Fabrication; Germanium silicon alloys; Implants; MOSFET circuits; Protection; Silicon compounds; Silicon germanium; Tunneling;
fLanguage
English
Publisher
ieee
Conference_Titel
Electron Devices Meeting, 2008. IEDM 2008. IEEE International
Conference_Location
San Francisco, CA
ISSN
8164-2284
Print_ISBN
978-1-4244-2377-4
Electronic_ISBN
8164-2284
Type
conf
DOI
10.1109/IEDM.2008.4796641
Filename
4796641
Link To Document