DocumentCode :
292900
Title :
Accurate modelling of the non-linear settling behaviour of current memory circuits
Author :
Moeneclaey, Nicolas ; Kaiser, Andreas
Author_Institution :
Dept. ISEN, CNRS, Lille, France
Volume :
1
fYear :
1994
fDate :
30 May-2 Jun 1994
Firstpage :
339
Abstract :
In switched current circuits, the clock frequency is limited by the maximum tolerable error. This paper presents a simple but accurate model for the settling behaviour of current memory cells. It is suitable for implementation in discrete-time simulators or synthesis tools, and requires far less computing time than a complete SPICE simulation, while giving comparable accuracy. The proposed model relies on a piece-wise linear description of the memory transistor´s transconductance, and a precise modelling of the cell behaviour during the non-overlap of the sampling clocks. Both SPICE simulation and experimental results are compared to the new model
Keywords :
analogue processing circuits; analogue storage; circuit analysis computing; equivalent circuits; integrated circuit modelling; integrated memory circuits; nonlinear network analysis; piecewise-linear techniques; switched current circuits; transient analysis; transient response; clock frequency; current memory circuits; discrete-time simulators; discrete-time synthesis tools; memory cell behaviour; memory transistor transconductance; modelling; nonlinear settling behaviour; piece-wise linear description; sampling clock nonoverlap; switched current circuits; Circuit simulation; Circuit synthesis; Clocks; Computational modeling; Frequency; Piecewise linear techniques; SPICE; Sampling methods; Switching circuits; Transconductance;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1994. ISCAS '94., 1994 IEEE International Symposium on
Conference_Location :
London
Print_ISBN :
0-7803-1915-X
Type :
conf
DOI :
10.1109/ISCAS.1994.408865
Filename :
408865
Link To Document :
بازگشت