DocumentCode :
293166
Title :
A high performance FPGA with hierarchical interconnection structure
Author :
Wang, Ping-Tsung ; Chen, Kun-Nen ; Lai, Yen-Tai
Author_Institution :
Dept. of Electr. Eng., Nat. Cheng Kung Univ., Tainan, Taiwan
Volume :
4
fYear :
1994
fDate :
30 May-2 Jun 1994
Firstpage :
239
Abstract :
To overcome the low speed and low density problems in the FPGAs, we must reduce the number of switches used in the routing paths without sacrificing the routability for an FPGA. A hierarchical interconnection architecture for field programmable gate array (FPGA) is described. In every level of the hierarchy, logic blocks or cluster of logic blocks are connected together with switch blocks. Experiments on benchmark circuits are shown. It can be seen that significant improvement on performance is achieved
Keywords :
field programmable gate arrays; integrated circuit interconnections; integrated circuit layout; logic design; network routing; field programmable gate array; hierarchical interconnection structure; high performance FPGA; routing paths; switch blocks; Costs; Delay effects; Electronics packaging; Field programmable gate arrays; Integrated circuit interconnections; Logic arrays; Manufacturing; Programmable logic arrays; Routing; Switches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1994. ISCAS '94., 1994 IEEE International Symposium on
Conference_Location :
London
Print_ISBN :
0-7803-1915-X
Type :
conf
DOI :
10.1109/ISCAS.1994.409241
Filename :
409241
Link To Document :
بازگشت