DocumentCode :
293190
Title :
A novel reduced swing CMOS bus interface circuit for high speed low power VLSI systems
Author :
Golshan, Reza ; Haroun, Baher
Author_Institution :
Eng. Dept., Positron Ind. Inc., Montreal, Que., Canada
Volume :
4
fYear :
1994
fDate :
30 May-2 Jun 1994
Firstpage :
351
Abstract :
Major applications of CMOS VLSIs require the use of high fan out busses, such as Asynchronous Transfer Mode (ATM) cross-bar switching matrices, high performance processors employing multiple busses, and high performance CPLDs using universal interconnection matrices. The bus interface circuits are major contributors to the power dissipation of a system for achieving high clocking frequencies. To address the increased power dissipation for high speed busses, a novel reduced voltage swing CMOS bus interface circuit is presented here. The design is a combination of drivers and receivers which perform level translation without any need to reduce the supply voltage. The simulation results based on these circuits show significant enhancements on both speed and power in comparison with the conventional CMOS tri-state driver techniques. To further assess this design, an LSI 32×32 crosspoint switch is implemented to be used for ATM communication systems. The chip uses a 1.2 μm CMOS process with a die size of 4×3 mn, and has pseudo ECL input/output compatible interfaces which can operate at 250 Mb/s serial communication links per channel. The power consumption at 250 Mb/s is 0.6 W which is 60% lower than other published results for a similar switch. Without the input/output pad restrictions, the simulation results indicate that the switching matrix is capable of running at 622 Mb/s with a similar power reduction
Keywords :
CMOS digital integrated circuits; VLSI; asynchronous transfer mode; circuit analysis computing; digital simulation; electronic switching systems; 0.6 W; 1.2 micron; 250 Mbit/s; ATM communication systems; CMOS bus interface circuit; crosspoint switch; drivers; high clocking frequencies; high fan out busses; level translation; low power VLSI systems; power dissipation; pseudo ECL input/output compatible interfaces; receivers; reduced voltage swing; switching matrix; Asynchronous transfer mode; CMOS process; Communication switching; Driver circuits; Integrated circuit interconnections; Power dissipation; Power system interconnection; Switches; Very large scale integration; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1994. ISCAS '94., 1994 IEEE International Symposium on
Conference_Location :
London
Print_ISBN :
0-7803-1915-X
Type :
conf
DOI :
10.1109/ISCAS.1994.409269
Filename :
409269
Link To Document :
بازگشت