DocumentCode :
2933010
Title :
A high-throughput, flexible VLSI architecture for motion estimation
Author :
Wang, Chin-Liang ; Chen, Ker-Min ; Hsiung, Jin-Min
Author_Institution :
Dept. of Electr. Eng., Nat. Tsing Hua Univ., Hsinchu, Taiwan
Volume :
5
fYear :
1995
fDate :
9-12 May 1995
Firstpage :
3295
Abstract :
This paper presents a new systolic VLSI architecture to realize the full-search block matching algorithm for motion estimation. The architecture has an efficiency of 100 percent and a throughput of one motion vector per n2 cycles, where n×n is the reference block size. As compared to existing VLSI motion estimators with the same efficiency and throughput, the proposed one not only gains advantages in the flexibility of changing the reference block size and the tracking range, but also employs no additional control circuitry to determine the motion vectors. These features make it useful for a wide range of applications
Keywords :
CMOS digital integrated circuits; VLSI; digital signal processing chips; image matching; motion estimation; CMOS technology; VLSI architecture; VLSI motion estimators; efficiency; full-search block matching algorithm; motion estimation; motion vectors; reference block size; throughput; tracking range; Flexible printed circuits; HDTV; Image coding; Motion control; Motion estimation; Signal processing algorithms; Size control; Throughput; Tracking; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Acoustics, Speech, and Signal Processing, 1995. ICASSP-95., 1995 International Conference on
Conference_Location :
Detroit, MI
ISSN :
1520-6149
Print_ISBN :
0-7803-2431-5
Type :
conf
DOI :
10.1109/ICASSP.1995.479689
Filename :
479689
Link To Document :
بازگشت