• DocumentCode
    2933409
  • Title

    Dithered ADC systems in the presence of hysteresis errors

  • Author

    Pereira, J. M Dias ; Serra, A. Cruz ; Girão, P. Silva

  • Author_Institution
    Escola Superior de Tecnologia, Inst. Politecnio de Setubal, Portugal
  • Volume
    3
  • fYear
    1999
  • fDate
    1999
  • Firstpage
    1648
  • Abstract
    Dithering is a well-known technique employed in digital signal processing but generally it is assumed that the ADC to which dithering is applied has a uniform quantization step and no hysteresis errors. Several papers exist where the advantage of small and large scale dithering techniques are evaluated, concerning resolution improvements and total harmonic reduction of ADC digitizing systems. In the first part of this paper, an analysis of ADC hysteresis errors is made considering their effect on the quantization error and effective number of bits (ENOB) of an ADC system. In the second part of the paper a study of the improvements obtained using dithering in ADC systems with hysteresis errors is presented giving special attention to different time sequences of the dither signal
  • Keywords
    analogue-digital conversion; error analysis; hysteresis; quantisation (signal); dither signal; dithered ADC systems; effective number of bits; hysteresis errors; increment resolution; quantization error; time sequences; total harmonic reduction; Additives; Digital signal processing; Frequency; Large-scale systems; Magnetic hysteresis; Magnetic materials; Quantization; Signal resolution; Telecommunications; Terminology;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Instrumentation and Measurement Technology Conference, 1999. IMTC/99. Proceedings of the 16th IEEE
  • Conference_Location
    Venice
  • ISSN
    1091-5281
  • Print_ISBN
    0-7803-5276-9
  • Type

    conf

  • DOI
    10.1109/IMTC.1999.776103
  • Filename
    776103