DocumentCode :
2934083
Title :
Design and Implementation for High Speed LDPC Decoder with Layered Decoding
Author :
Ding, Hong ; Yang, Shuai ; Luo, Wu ; Dong, Mingke
Author_Institution :
Sch. of EE & CS, Peking Univ., Beijing
Volume :
1
fYear :
2009
fDate :
6-8 Jan. 2009
Firstpage :
156
Lastpage :
160
Abstract :
This paper presents a layered decoding algorithm for LDPC code and analyzes the advantages and challenge for high speed implementation. Simulation result indicates that layered decoding algorithm converge two times faster than traditional decoding algorithm. A new code construction scheme aimed to design high speed LDPC decoder with layered decoding algorithm is put forward. This code construction method helps to increase the parallel degree of decoder by suffering with little performance loss. Using the layered decoding algorithm and code construction scheme, a length 2304, rate 1/2 LDPC decoder which can achieve about 768 Mbps information throughput has been implemented on FPGA platform.
Keywords :
error correction codes; parity check codes; FPGA platform; code construction scheme; high speed LDPC decoder; layered decoding algorithm; Algorithm design and analysis; Digital video broadcasting; Field programmable gate arrays; Iterative decoding; Optical fiber communication; Parity check codes; Performance loss; Satellite broadcasting; Throughput; Wireless LAN; LDPC; high speed; layered decoder;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Communications and Mobile Computing, 2009. CMC '09. WRI International Conference on
Conference_Location :
Yunnan
Print_ISBN :
978-0-7695-3501-2
Type :
conf
DOI :
10.1109/CMC.2009.284
Filename :
4796976
Link To Document :
بازگشت