DocumentCode :
2938333
Title :
Improving the System-on-a-Chip Performance for Mobile Systems by Using Efficient Bus Interface
Author :
Yang, Na Ra ; Yoon, Gilsang ; Lee, Jeonghwan ; Hwang, Intae ; Kim, Cheol Hong ; Chung, Sung Woo ; Kim, Jong Myon
Author_Institution :
Sch. of Electron. & Comput. Eng., Chonnam Nat. Univ., Gwangju
Volume :
2
fYear :
2009
fDate :
6-8 Jan. 2009
Firstpage :
606
Lastpage :
608
Abstract :
Minimizing the communication delay is one of the most important design considerations in System-on-a-Chip (SoC) design for mobile systems. In this paper, we present a bus interface design technique, called Efficient Bus Interface (EBI), to reduce the communication delay between the Intellectual Property (IP) core and the memory connected through AMBA3 AXI bus for mobile systems. Several mobile systems require huge multimedia data in the memory to be transferred to the IP core through bus. The EBI is designed to reduce the memory access time by using double buffering, open row access, and bank interleaving. According to our simulations, the proposed EBI improves the performance of the target system by up to 49%.
Keywords :
delays; mobile communication; peripheral interfaces; system-on-chip; IP core; bus interface; communication delay; intellectual property; interface design technique; mobile systems; multimedia data; system-on-a-chip design; system-on-a-chip performance; Bridges; Computer interfaces; Control systems; Delay; Intellectual property; Mobile communication; Mobile computing; Protocols; System performance; System-on-a-chip; AMBA; Bus Interface; Embedded System; Mobile System; System-on-a-Chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Communications and Mobile Computing, 2009. CMC '09. WRI International Conference on
Conference_Location :
Yunnan
Print_ISBN :
978-0-7695-3501-2
Type :
conf
DOI :
10.1109/CMC.2009.297
Filename :
4797195
Link To Document :
بازگشت