Title :
The Design of Way-Prediction Scheme in Set-Associative Cache for Energy Efficient Embedded System
Author :
Tseng, Chia-Ying ; Chen, Hsin-Chu
Author_Institution :
Dept. of Comput. Sci. & Eng., Tatung Univ., Taipei
Abstract :
Embedded system develops rapidly, functions turn into more complicate, and multi-media applications are growing daily and they consume more electrical power. Therefore, how to improve stand-by time will become a very important issue. Related researches indicate that the power consumption of processor cache is accounted for a big proportion. Way-prediction and LRU (least recently used) algorithms improve hit rate and would help in reducing the number of tag comparisons, and therefore save energy consumption. In this paper, we use MRU (most recently used) table to record the most used block for each index and use modified pseudo LRU (MPLRU) replacement algorithm for reducing hardware complexity and cache miss rate.Experiments show our prediction hit rate reach 90.15%, thus save 64.12% energy. The experimental results are obtained by using Wattch cache simulator for SPEC95 benchmarks.
Keywords :
cache storage; embedded systems; low-power electronics; microprocessor chips; MRU algorithm; Wattch cache simulator; cache miss rate; energy efficient embedded system; hardware complexity; least recently used algorithm; modified pseudo LRU replacement algorithm; most recently used algorithm; multimedia application; power consumption reduction; set-associative processor cache; way-prediction scheme design; Decoding; Embedded computing; Embedded system; Energy consumption; Energy efficiency; Hardware; Mobile communication; Mobile computing; Multimedia systems; Multiplexing; Embedded System; Energy Efficiency; Set-Associative Cache;
Conference_Titel :
Communications and Mobile Computing, 2009. CMC '09. WRI International Conference on
Conference_Location :
Yunnan
Print_ISBN :
978-0-7695-3501-2
DOI :
10.1109/CMC.2009.306