DocumentCode :
293964
Title :
MEC3-a pipelined zero suppression and trigger matching chip
Author :
Mota, M. ; Gomes, P. ; Christiansen, J.
Author_Institution :
LIP, Lisbon, Portugal
Volume :
2
fYear :
1994
fDate :
30 Oct-5 Nov 1994
Firstpage :
736
Abstract :
The MEC3 chip is a demonstrator of the general purpose MEC architecture. This architecture is intended for the digital front-end of detector channels where the detector signal is sampled at constant rate. In addition to simple storage during the first level trigger latency, data of interest are extracted by zero suppression and trigger matching. An event synchronized read-out interface takes care of merging event data from several channels. The three main ports (1: sampled data in, 2: trigger and 3: read-out), can run completely asynchronously. The synchronization of the three ports inside the chip is performed at the event level by the use of time tags and FIFOs. Zero suppression is performed by adaptive thresholding that takes baseline variations into account. In addition a programmable FIR filter is available to process the signal before the pulse detection thresholding. Trigger matching is done by a comparison between time tags of the extracted pulses and the trigger decision. All functions are implemented with a high level of programmability to accommodate different signal characteristics. Also special handling of channel pile-up and clustering has been included. Extensive simulations at behavioral level have been performed to optimize the architecture and an ASIC has finally been implemented with standard cells in a 1.0 μm CMOS process
Keywords :
CMOS digital integrated circuits; application specific integrated circuits; cellular arrays; detector circuits; high energy physics instrumentation computing; nuclear electronics; pipeline processing; trigger circuits; ASIC; MEC3 chip; channel pile-up; digital front-end; event synchronized read-out interface; general purpose MEC architecture; pipelined trigger matching chip; pipelined zero suppression chip; programmable FIR filter; pulse detection thresholding; Application specific integrated circuits; Buffer storage; Data mining; Delay; Detectors; Filtering; Finite impulse response filter; Large Hadron Collider; Signal detection; Signal processing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Nuclear Science Symposium and Medical Imaging Conference, 1994., 1994 IEEE Conference Record
Conference_Location :
Norfolk, VA
Print_ISBN :
0-7803-2544-3
Type :
conf
DOI :
10.1109/NSSMIC.1994.474505
Filename :
474505
Link To Document :
بازگشت