Title :
An asynchronous mixed-mode neuro-fuzzy controller for energy efficient machine intelligence SoC
Author :
Oh, Jinwook ; Kim, Gyeonghoon ; Yoo, Hoi-Jun
Author_Institution :
Div. of Electr. Eng., KAIST, Daejeon, South Korea
Abstract :
This paper presents an asynchronous digital-analog mixed-mode neuro-fuzzy controller that enables energy efficient implementation of machine intelligence SoC. The proposed neuro-fuzzy controller adopts an asynchronous 2-stage pipeline for analog and digital domain operations, which is the main contributor to high throughput and energy efficient machine intelligence SoC. To this end, a neuro-fuzzy controller with a delay prediction unit and a new ISA is introduced to modify the stage depth of mixed-mode pipeline incorporating with highly parallel special function units. Compared to the conventional digital standalone VLSI architecture, power reduction and processing speed acceleration are achieved by 46.6% and 71.4%, respectively, reporting 12.5μJ/epoch energy efficiency.
Keywords :
artificial intelligence; fuzzy control; neurocontrollers; system-on-chip; ISA; analog domain operation; asynchronous 2-stage pipeline; asynchronous digital-analog mixed-mode neuro-fuzzy controller; delay prediction unit; digital domain operation; digital standalone VLSI architecture; energy-efficient machine intelligence SoC; highly-parallel special function units; mixed-mode pipeline; power reduction; processing speed acceleration; Delay; Energy efficiency; Inference algorithms; Learning systems; Pipelines; Prediction algorithms; System-on-a-chip;
Conference_Titel :
Solid State Circuits Conference (A-SSCC), 2011 IEEE Asian
Conference_Location :
Jeju
Print_ISBN :
978-1-4577-1784-0
DOI :
10.1109/ASSCC.2011.6123598