DocumentCode :
2945138
Title :
Experience extending VLSI design with mathematical logic
Author :
Chin, Shiu-Kai
Author_Institution :
Dept. of Electr. & Comput. Eng., Syracuse Univ., NY, USA
fYear :
1997
fDate :
21-23 Jul 1997
Firstpage :
11
Lastpage :
12
Abstract :
The growing demands for assurance of properties like correctness, safety, and security have led to the development of design methods using mathematical logic. These methods have broad application to hardware, software, and system design. Design based on mathematical logic offers the capability to relate structural descriptions with behavioral descriptions and properties. The challenge is to move these methods into mainstream engineering. This requires teaching mathematical logic in engineering courses which are directly applicable to engineering design. This paper describes how formal logic is included in the computer engineering curriculum at Syracuse University, our experience teaching formal logic to engineers, and how VLSI circuits have been fabricated by students using a formal development process
Keywords :
VLSI; circuit CAD; computer aided instruction; computer science education; educational courses; electronic engineering education; formal logic; integrated circuit design; teaching; Syracuse University; VLSI design; behavioral descriptions; computer engineering curriculum; engineering courses; engineering design; formal development process; formal logic; mathematical logic; structural descriptions; Application software; Design engineering; Design methodology; Education; Hardware; Logic circuits; Logic design; Safety; Security; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microelectronic Systems Education, 1997. MSE '97. Proceedings., 1997 IEEE International Conference on
Conference_Location :
Arlington, VA
Print_ISBN :
0-8186-7996-4
Type :
conf
DOI :
10.1109/MSE.1997.612526
Filename :
612526
Link To Document :
بازگشت