DocumentCode :
2945223
Title :
Cluster-based placement for macrocell gate arrays
Author :
Chunhong, Chen ; Pushan, Tang
Author_Institution :
Dept. of Electron. Eng., Fudan Univ., Shanghai, China
fYear :
1996
fDate :
21-24 Oct 1996
Firstpage :
46
Lastpage :
49
Abstract :
The growing complexity of integrated circuits poses new challenges to the existing layout design tools. This paper presents a modified clustering approach for macrocell gate array placement. Both connectivities and sizes of cells are taken into account in the clustering process. When combined with Generalized Force Directed Relaxation method, the algorithm generates promising results with O(Knlogn) time, where K is the number of clusters and n is the number of cells. Examples are also given to demonstrate the effectiveness of the algorithm
Keywords :
VLSI; circuit layout CAD; integrated circuit layout; logic CAD; logic arrays; network routing; relaxation theory; VLSI; cluster-based placement; connectivities; generalized force directed relaxation method; layout design tools; macrocell gate arrays; Circuits; Clustering algorithms; Computer networks; Costs; Design automation; Macrocell networks; Modems; Relaxation methods; Very large scale integration; Wiring;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC, 1996., 2nd International Conference on
Conference_Location :
Shanghai
Print_ISBN :
7-5439-0940-5
Type :
conf
DOI :
10.1109/ICASIC.1996.562747
Filename :
562747
Link To Document :
بازگشت